# TILE-Gx8036™ Processor

## **Specification Brief**

The TILE-Gx8036™ Processor is optimized for networking and multimedia applications and delivers enormous compute and I/O with complete "system-on-a-chip" features. The device includes 36 identical processor cores (tiles) interconnected with Tilera's iMesh™ on-chip network. Each tile consists of a complete, full-featured processor as well as coherent cache and a non-blocking switch that connects the tiles into the mesh. Each tile can independently run a full operating system, or a group of tiles can run a multi-processing OS, like SMP Linux. The TILE-Gx8036 is ideal for sophisticated networking applications requiring 20 to 40 Gbps of performance.

#### **Powerful Processor Cores**

- 36 cores @ 1.0 to 1.5 GHz
- 64-bit architecture (datapath and address)
- Three execution pipelines
- Robust virtual memory system with TLBs and Hardwall™ protection
- ISA extensions for multimedia and SIMD processing

#### Cache

- 12 Mbytes total on-chip cache
- Dynamic Distributed Cache (DDC™) scalable hardware coherence
- 32 KB L1i, 32K L1d per core
- 256 KB L2 per core
- 9 MB coherent L3 cache

#### iMesh Interconnect

- Five independent mesh networks
- 66 Tbps aggregate bandwidth
- Non-blocking, cuthrough switching with 1 clock cycle per hop

## **Integrated Memory Controllers**

- Two 72-bit DDR3 controllers with ECC support
- 512 GB total memory capacity
- Up to 1,866 MTps speeds
- · Advanced request reordering

#### **PCI Express**

- Three integrated Gen2 PCIe controllers
- Each configurable as root complex or endpoint
- High-performance coherent transaction DMA engine
- Multiple configurable transaction modes for efficient data movement
- SR-IOV support

#### **StreamIO Interfaces**

- Three high-performance transaction ports for chip-to-chip or FPGA interconnect
- · Multiplexed with PCIe SerDes
- 20 Gbps peak performance per 4-lane port

### **Networking Interfaces**

 Four 10 Gbps XAUI ports, including double-XAUI support

2 UART, 2 USB JTAG, I<sup>2</sup>C, SPI

PCIe 2.0 - 8 Lanes

PCIe 2.0 - 4 Lanes

PCIe 2.0 - 4 Lanes

Flexible I/O

MiCA

- Up to sixteen 10/100/1000 SGMII ports (multiplexed with XAUI ports)
- Egress QoS queuing and traffic shaping support
- IEEE1588v2 precision timing controller support
- IEEE802.1Qbb priority flow control and datacenter Ethernet (DCE) support

### mPIPE™ Wire-speed Packet Engine

- C-programmable classification
- 60 Mpps performance for minimum size packets
- Programmable checksum and CRC offload for packet headers and payload
- Multi-mode Load-balancer with direct-to-cache packet delivery
- Flexible buffer manager with 32 configurable memory domains

## **Crypto and Compression Acceleration**

**DDR3 Controller** 

36 Cores

**DDR3 Controller** 

 MiCA<sup>™</sup> engines deliver low-latency, high-bandwidth offload

4x GbE

- 40 Gbps encryption throughput
- Support for IPsec, SSL, TLS, MACsec, SRTP, 3GPP
- Public Key accelerator (RSA, DSA, DH, ECC)
- True random number generator
- Deflate compress/decompress with Gzip compatibility

## **System Integration Features**

- Two USB 2.0 interfaces; one host and one host/endpoint
- Four I2C interfaces
- One SPI (master) interface
- Two high-speed UART interfaces
- 64 GPIO/Interrupt pins
- JTAG port

#### **Package Information**

- 37.5 mm x 37.5 mm BGA
- 1 mm ball pitch

## **Ordering Guide**

| Device      | Part Number      | Core Frequency | Memory Speed | # of Tiles | Typical Power* | Operating Temp | Package   |
|-------------|------------------|----------------|--------------|------------|----------------|----------------|-----------|
| TILE-Gx8036 | TLR4-03680CG-10C | 1.0 GHz        | 1,600 MTps   | 36         | 20 W           | Commercial     | 1,369 BGA |
| TILE-Gx8036 | TLR4-03680CG-12C | 1.2 GHz        | 1,600 MTps   | 36         | 25 W           | Commercial     | 1,369 BGA |
| TILE-Gx8036 | TLR4-03680CG-15C | 1.5 GHz        | 1,866 MTps   | 36         | 30 W           | Commercial     | 1,369 BGA |

<sup>\*</sup>Power may vary based on application and I/O configuration

